Part Number Hot Search : 
3A104J 60601B 3948AYIT 64096 IRG7P 2500T SBR2502A ANTX1
Product Description
Full Text Search
 

To Download MPC859TMPC859DSL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Hardware Specification
MPC866EC/D Rev. 1, 11/2002 MPC866/859T/859DSL Hardware Specifications
This document contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC866/859T/859DSL family (refer to Table 1-1 for a list of devices).The MPC866P is the superset device of the MPC866/859T/859DSL family. This document contains the following topics:
Topic Page
Part I, "Overview" Part II, "Features" Part III, "Maximum Tolerated Ratings" Part IV, "Thermal Characteristics" Part V, "Power Dissipation" Part VI, "DC Characteristics" Part VII, "Thermal Calculation and Measurement" Part VIII, "Power Supply and Power Sequencing Part IX, "Layout Practices" Part X, "Bus Signal Timing" Part XI, "IEEE 1149.1 Electrical Specifications" Part XII, "CPM Electrical Characteristics" Part XIII, "UTOPIA AC Electrical Specifications" Part XIV, "FEC Electrical Characteristics" Part XV, "Mechanical Data and Ordering Information" Part XVI, "Document Revision History
1 2 9 10 10 11 12 16 16 17 46 48 71 73 77 89
Part I Overview
The MPC866/859T/859DSL is a derivative of Motorola's MPC860 PowerQUICCTM family of devices. It is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC866/859/859DSL provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.
PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
Table 1-1 shows the functionality MPC866/859T/859DSL family.
Cache Part Instruction Cache 16 Kbyte 4 Kbyte 4 Kbyte 4 Kbyte 4 KByte
supported
by
the
members
of
the
Table 1-1. MPC866 Family Functionality
Ethernet SCC Data Cache 8 Kbyte 4 Kbyte 4 Kbyte 4 Kbyte 4 Kbyte 10T Up to 4 Up to 4 1 1 2 10/100 1 1 1 1 1 4 4 1 11 2 2 2 2 12 1 SMC
MPC866P MPC866T MPC859T MPC859DSL MPC852T 3
1
On the MPC859DSL, the SCC (SCC1) is for ethernet only. Also, the MPC859DSL does not support the Time Slot Assigner (TSA) 2 On the MPC859DSL, the SMC (SMC1) is for UART only 3 For more details on the MPC852T, please refer to the MPC852T Hardware Specifications
Part II Features
The following list summarizes the key MPC866/859T/859DSL features: * Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs) -- The core performs branch prediction with conditional prefetch, without conditional execution -- 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1-1). - 16-Kbyte instruction cache (MPC866P) is four-way, set-associative with 256 sets;4-Kbyte instruction cache(MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative with 128 sets. - 8-Kbyte data cache (MPC866P) is two-way, set-associative with 256 sets; 4-Kbyte data cache(MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative with 128 sets. - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks. - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis. -- MMUs with 32-entry TLB, fully associative instruction and data TLBs -- MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups -- Advanced on-chip-emulation debug mode
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE MOTOROLA
2
*
* * *
The MPC866/859T/859DSL provides enhanced ATM functionality over that of the MPC860SAR. The MPC866/859T/859DSL adds major new features available in "enhanced SAR" (ESAR) mode, including the following: -- Improved operation, administration and maintenance (OAM) support -- OAM performance monitoring (PM) support -- Multiple APC priority levels available to support a range of traffic pace requirements -- ATM port-to-port switching capability without the need for RAM-based microcode -- Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability -- Optional statistical cell counters per PHY -- UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission time. (The earlier UTOPIA level 1 specification is also supported.) - Multi-PHY support on the MPC859T - Four PHY support on the MPC859DSL -- Parameter RAM for both SPI and I2C can be relocated without RAM-based microcode -- Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a "split" bus -- AAL2/VBR functionality is ROM-resident Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits) 32 address lines Memory controller (eight banks) -- Contains complete dynamic RAM (DRAM) controller -- Each bank can be a chip select or RAS to support a DRAM bank -- Up to 30 wait states programmable per memory bank -- Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory devices. -- DRAM controller programmable to support most size and speed memory interfaces -- Four CAS lines, four WE lines, one OE line -- Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory) -- Variable block sizes (32 Kbyte-256 Mbyte) -- Selectable write protection -- On-chip bus arbitration logic
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
3
*
*
*
*
*
*
General-purpose timers -- Four 16-bit timers cascadable to be two 32-bit timers -- Gate mode can enable/disable counting -- Interrupt can be masked on reference match and event capture Fast Ethernet controller (FEC) -- Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus. System integration unit (SIU) -- Bus monitor -- Software watchdog -- Periodic interrupt timer (PIT) -- Low-power stop mode -- Clock synthesizer -- Decrementer and time base from the PowerPC architecture -- Reset controller -- IEEE 1149.1 test access port (JTAG) Interrupts -- Seven external interrupt request (IRQ) lines -- 12 port pins with interrupt capability -- The MPC866P and MPC866T have 23 internal interrupt sources; the MPC859T and MPC859DSL have 20 internal interrupt sources -- Programmable priority between SCCs (MPC866P and MPC866T) -- Programmable highest priority request Communications processor module (CPM) -- RISC controller -- Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) -- Supports continuous mode transmission and reception on all serial channels -- Up to 8-Kbytes of dual-port RAM -- The MPC866P and MPC866T have 16 serial DMA (SDMA) channels; the MPC859T and MPC859DSL have 10 serial DMA (SDMA) channels -- Three parallel I/O registers with open-drain capability Four baud rate generators -- Independent (can be connected to any SCC or SMC) -- Allow changes during operation
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE MOTOROLA
4
*
*
*
*
*
-- Autobaud support option The MPC866P and MPC866T have four SCCs (serial communication controller), The MPC859T and MPC859DSL have one SCC, SCC1; the MPC859DSL supports ethernet only -- Serial ATM capability on all SCCs -- Optional UTOPIA port on SCC4 -- Ethernet/IEEE 802.3 optional on SCC1-4, supporting full 10-Mbps operation -- HDLC/SDLC -- HDLC bus (implements an HDLC-based local area network (LAN)) -- Asynchronous HDLC to support PPP (point-to-point protocol) -- AppleTalk -- Universal asynchronous receiver transmitter (UART) -- Synchronous UART -- Serial infrared (IrDA) -- Binary synchronous communication (BISYNC) -- Totally transparent (bit streams) -- Totally transparent (frame based with optional cyclic redundancy check (CRC)) Two SMCs (serial management channels) (The MPC859DSL has one SMC, SMC1 for UART) -- UART -- Transparent -- General circuit interface (GCI) controller -- Can be connected to the time-division multiplexed (TDM) channels One serial peripheral interface (SPI) -- Supports master and slave modes -- Supports multiple-master operation on the same bus One inter-integrated circuit (I2C) port -- Supports master and slave modes -- Multiple-master environment support Time-slot assigner (TSA) (The MPC859DSL does not have the TSA) -- Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation -- Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined -- 1- or 8-bit resolution
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
5
*
*
*
* * * *
-- Allows independent transmit and receive routing, frame synchronization, clocking -- Allows dynamic changes -- On the MPC866P and MPC866T, can be internally connected to six serial channels (four SCCs and two SMCs); on the MPC859T, can be connected to three serial channels (one SCC and two SMCs) Parallel interface port (PIP) -- Centronics interface support -- Supports fast connection between compatible ports on MPC866/859T/859DSL or MC68360 PCMCIA interface -- Master (socket) interface, release 2.1 compliant -- Supports one or two PCMCIA sockets dependant upon whether ESAR functionality is enabled -- 8 memory or I/O windows supported Debug interface -- Eight comparators: four operate on instruction address, two operate on data address, and two operate on data -- Supports conditions: = < > -- Each watchpoint can generate a break point internally Normal High and Normal Low Power Modes to conserve power 1.8 V Core and 3.3 V I/O operation with 5-V TTL compatibility, refer to Table 6-6 for a listing of the 5 V Tolerant pins 357-pin plastic ball grid array (PBGA) package Operation up to 133MHz
The MPC866/859T/859DSL is comprised of three modules that each use the 32-bit internal bus: the MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). The MPC866P block diagram is shown in Figure 2-1. The MPC859T/859DSL block diagram is shown in Figure 2-2.
6
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Instruction Bus Embedded MPC8xx Processor Core
16-Kbyte Instruction Cache Instruction MMU 32-Entry ITLB Unified Bus
System Interface Unit (SIU) Memory Controller Internal External Bus Interface Bus Interface Unit Unit System Functions PCMCIA/ATA Interface
Load/Store Bus
8-Kbyte Data Cache Data MMU 32-Entry DTLB
Fast Ethernet Controller DMAs FIFOs 10/100 Base-T Media Access Control MII 4 Timers Interrupt 8-Kbyte Controllers Dual-Port RAM 32-Bit RISC Controller and Program ROM 16 Virtual Serial and 2 Independent DMA Channels
Parallel I/O 4 Baud Rate Generators
Parallel Interface Port Timers and UTOPIA
SCC1
SCC2
SCC3
SCC4
SMC1
SMC2
SPI
I2C
Time Slot Assigner Time Slot Assigner Serial Interface
Figure 2-1. MPC866P Block Diagram
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
7
Instruction Bus Embedded MPC8xx Processor Core
4-Kbyte Instruction Cache Instruction MMU 32-Entry ITLB Unified Bus
System Interface Unit (SIU) Memory Controller Internal External Bus Interface Bus Interface Unit Unit System Functions PCMCIA/ATA Interface
Load/Store Bus
4-Kbyte Data Cache Data MMU 32-Entry DTLB
Fast Ethernet Controller DMAs FIFOs 10/100 Base-T Media Access Control MII 4 Timers Interrupt 8-Kbyte Controllers Dual-Port RAM 32-Bit RISC Controller and Program ROM 10 Virtual Serial and 2 Independent DMA Channels
Parallel I/O 4 Baud Rate Generators
Parallel Interface Port Timers and UTOPIA
SCC1 Time Slot Assigner* Time Slot Assigner
SMC1
SMC2*
SPI
I2C
Serial Interface
* The MPC859DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.
Figure 2-2. MPC859T/MPC859DSL Block Diagram
8
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Part III Maximum Tolerated Ratings
This section provides the maximum tolerated voltage and temperature ranges for the MPC866/859T/859DSL. Table 3-2 provides the maximum tolerated ratings, and Table 3-3 provides the operating temperatures.
Table 3-2. Maximum Tolerated Ratings
Rating Supply voltage 1 Symbol VDDH VDDL VDDSYN -0.3 to 4.0 -0.3 to 2.0 -0.3 to 2.0 Value Unit V V V mV V C
Difference between 100 VDDL to VDDSYN Input voltage 2 Storage temperature range
1 2
Vin Tstg
GND-0.3 to VDDH -55 to +150
The power supply of the device must start its ramp from 0.0 V. Functional operating conditions are provided with the DC electrical specifications in Table 6-6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. See Section Part VIII, "Power Supply and Power Sequencing". Caution: All inputs that tolerate 5 V cannot be more than 2.5 V greater than VDDH. This restriction applies to power-up and normal operation (that is, if the MPC866/859T/859DSL is unpowered, a voltage greater than 2.5 V must not be applied to its inputs).
Table 3-3. Operating Temperatures
Rating Temperature 1 (standard) Symbol TA(min) Tj(max) Temperature (extended) TA(min) Tj(max)
1
Value 0 95 -40 100
Unit C C C C
Minimum temperatures are guaranteed as ambient temperature, TA. Maximum temperatures are guaranteed as junction temperature, Tj.
This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or VDD).
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
9
Part IV Thermal Characteristics
Table 4-4 shows the thermal characteristics for the MPC866/859T/859DSL.
Table 4-4. MPC866/859T/859DSL Thermal Resistance Data
Rating Junction to ambient 1 Environment Natural Convection Single layer board (1s) Four layer board (2s2p) Air flow (200 ft/min) Single layer board (1s) Four layer board (2s2p) Junction to board 4
5
Symbol RJA 2 RJMA
3
Value 37 23 30 19 13 6 2 2
Unit C/W
RJMA3 RJMA3 RJB RJC JT JT
Junction to case
Junction to package top 6 Natural Convection Air flow (200 ft/min)
1
2 3 4 5
6
Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. Per JEDEC JESD51-6 with the board horizontal. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
Part V Power Dissipation
Table 5-5 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed.
Table 5-5. Power Dissipation (PD)
Die Revision Bus Mode CPU Frequency 50 MHz 1:1 66 MHz 66 Mhz 0 2:1 80 Mhz 100 Mhz 133 Mhz
1
Typical 1 110 150 140 170 210 260
Maximum 2 140 180 160 200 250 320
Unit mW mW mW mW mW mW
Typical power dissipation at VDDL and VDDSYN is at 1.8V. and VDDH is at 3.3 V.
10
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
2
Maximum power dissipation at VDDL and VDDSYN is at 1.9V. and VDDH is at 3.465V.
NOTE Values in Table 5-5 represent VDDL based power dissipation and do not include I/O power dissipation over VDDH. I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. NOTE The VDDSYN Power Dissipation is negligible.
Part VI DC Characteristics
Table 6-6 provides the DC electrical characteristics for the MPC866/859T/859DSL.
Table 6-6. DC Electrical Specifications
Characteristic Operating voltage Symbol VDDL (Core) VDDH (I/O) VDDSYN
1
Min 1.7 3.135 1.7 2.0 GND 1.9
Max
Unit V V V mV V V V A A A pF V V
3.465 1.9 100 3.465 0.8
Difference between VDDL to VDDSYN Input High Voltage (all inputs except EXTAL and EXTCLK) 2 Input Low Voltage EXTAL, EXTCLK Input High Voltage Input Leakage Current, Vin = 5.5V (Except TMS, TRST, DSCK and DSDI pins) for 5 Volts Tolerant Pins 2 VIH VIL VIHC Iin
0.7*(VDDH) VDDH -- -- -- -- 2.4 -- 100 10 10 20 -- 0.5
Input Leakage Current, Vin = VDDH (Except TMS, TRST, IIn DSCK, and DSDI) Input Leakage Current, Vin = 0V (Except TMS, TRST, DSCK and DSDI pins) Input Capacitance 3 Output High Voltage, IOH = -2.0 mA, Except XTAL, and Open drain pins Output Low Voltage IOL = 2.0 mA (CLKOUT) IOL = 3.2 mA 4 IOL = 5.3 mA 5 IOL = 7.0 mA (TXD1/PA14, TXD2/PA12) IOL = 8.9 mA (TS, TA, TEA, BI, BB, HRESET, SRESET) IIn Cin VOH VOL
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
11
Estimation with Junction-to-Ambient Thermal Resistance
1 2
The Difference between VDDL and VDDSYN can not be more than 100 mV. The signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], TDI, TDO, TCK, TRST_B, TMS, MII_TXEN, MII_MDIO are 5V tolerant. 3 Input capacitance is periodically sampled. 4 A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IP_B(0:1)/IWP(0:1)/VFLS(0:1), IP_B2/IOIS16_B/AT2, IP_B3/IWP2/VF2, IP_B4/LWP0/VF0, IP_B5/LWP1/VF1, IP_B6/DSDI/AT0, IP_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9, L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6, TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3, BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0, REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27, BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22, SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18, L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15, L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10, CTS2/PC9, TGATE2/CD2/PC8, CTS3/SDACK2/L1TSYNCB/PC7, CD3/L1RSYNCB/PC6, CTS4/SDACK1/L1TSYNCA/PC5, CD4/L1RSYNCA/PC4, PD15/L1TSYNCA, PD14/L1RSYNCA, PD13/L1TSYNCB, PD12/L1RSYNCB, PD11/RXD3, PD10/TXD3, PD9/RXD4, PD8/TXD4, PD5/REJECT2, PD6/RTS4, PD7/RTS3, PD4/REJECT3, PD3, MII_MDC, MII_TX_ER, MII_EN, MII_MDIO, MII_TXD[0:3]. 5 BDIP/GPL_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)_B, CS(7)/CE(2)_B, WE0/BS_B0/IORD, WE1/BS_B1/IOWR, WE2/BS_B2/PCOE, WE3/BS_B3/PCWE, BS_A(0:3), GPL_A0/GPL_B0, OE/GPL_A1/GPL_B1, GPL_A(2:3)/GPL_B(2:3)/CS(2:3), UPWAITA/GPL_A4, UPWAITB/GPL_B4, GPL_A5, ALE_A, CE1_A, CE2_A, ALE_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30)
Part VII Thermal Calculation and Measurement
For the following discussions, PD= (VDDL x IDDL) + PI/O, where PI/O is the power dissipation of the I/O drivers. NOTE The VDDSYN Power Dissipation is negligible.
7.1
Estimation with Junction-to-Ambient Thermal Resistance
An estimation of the chip junction temperature, TJ, in C can be obtained from the equation: TJ = TA +(RJA x PD) where: TA = ambient temperature C RJA = package junction-to-ambient thermal resistance (C/W) PD = power dissipation in package The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity TJ-TA) are possible.
12
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Estimation with Junction-to-Case Thermal Resistance
7.2
Estimation with Junction-to-Case Thermal Resistance
Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: RJA = RJC + RCA where: RJA = junction-to-ambient thermal resistance (C/W) RJC = junction-to-case thermal resistance (C/W) RCA = case-to-ambient thermal resistance (C/W) RJC is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance, RCA. For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.
7.3
Estimation with Junction-to-Board Thermal Resistance
A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 7-3.
13
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Estimation Using Simulation
100
Junction Temperature Rise Above Ambient Divided by Package Power
90 80 70 60 50 40 30 20 10 0 0 20 40 60 80
Board Temperture Rise Above Ambient Divided by Package Power
Figure 7-3. Effect of Board Temperature Rise on Thermal Behavior
If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation: TJ = TB +(RJB x PD) where: RJB = junction-to-board thermal resistance (C/W) TB = board temperature C PD = power dissipation in package If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane.
7.4
Estimation Using Simulation
When the board temperature is not known, a thermal simulation of the application is needed. The simple two resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.
14
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Experimental Determination
7.5
Experimental Determination
To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter (JT) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: TJ = TT +(JT x PD) where: JT = thermal characterization parameter TT = thermocouple temperature on top of package PD = power dissipation in package The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.
7.6
References
(415) 964-5111
Semiconductor Equipment and Materials International 805 East Middlefield Rd Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) specifications (Available from Global Engineering Documents) JEDEC Specifications http://www.jedec.org
800-854-7179 or 303-397-7956
1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54. 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.
15
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Part VIII Power Supply and Power Sequencing
This section provides design considerations for the MPC866/859T/859DSL power supply. The MPC866/859T/859DSL has a core voltage (VDDL) and PLL voltage (VDDSYN) which operates at a lower voltage than the I/O voltage VDDH. The I/O section of the MPC866/859T/859DSL is supplied with 3.3V across VDDH and VSS (GND). The signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], TDI, TDO, TCK, TRST_B, TMS, MII_TXEN, MII_MDIO are 5 V tolerant. All inputs cannot be more than 2.5V greater than VDDH. In addition, 5 V tolerant pins can not exceed 5.5 V and remaining input pins cannot exceed 3.465 V. This restriction applies to power up/down and normal operation. One consequence of multiple power supplies is that when power is initially applied the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply: * * VDDL must not exceed VDDH during Power Up and Power Down. VDDL must not exceed 1.9 V, and VDDH must not exceed 3.465.
These cautions are necessary for the long term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power-up and the 1N5820 diodes regulate the maximum potential difference on power-down.
VDDH MUR420 VDDL
1N5820
Figure 8-4. Example Voltage Sequencing Circuit
Part IX Layout Practices
Each VDD pin on the MPC866/859T/859DSL should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a
16 MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE MOTOROLA
References
low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The VDD power supply should be bypassed to ground using at least four 0.1 F by-pass capacitors located as close as possible to the four sides of the package. Each board designed should be characterized and additional appropriate decoupling capacitors should be used if required. The capacitor leads and associated printed circuit traces connecting to chip VDD and GND should be kept to less than half an inch per capacitor lead. At a minimum, a four-layer board employing two inner layers as VDD and GND planes should be used. All output pins on the MPC866/859T/859DSL have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the VDD and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. For more information, please refer to MPC866 User's Manual, Section 14.4.3 Clock Synthesizer Power (VDDSYN, VSSSYN, VSSSYN1). .
Part X Bus Signal Timing
The maximum bus speed supported by the MPC866/859T/859DSL is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC866/859T/859DSL used at 100 MHz must be configured for a 50 MHz bus). Table 10-7 shows the frequency ranges for standard part frequencies.
Table 10-7. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode)
Part Freq 50MHz Min Core Freq Bus Freq 40 40 Max 50 50 66MHz Min 40 40 Max 66.67 66.67
17
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-8. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode)
Part Freq 50MHz Min Core Freq Bus Freq 40 20 Max 50 25 66MHz Min 40 20 Max 66.67 33.33 100MHz Min 40 20 Max 100 50 133MHz Min 40 20 Max 133.34 66.67
Table 10-9 provides the timings for the MPC866/859T/859DSL at 33 MHz, 40 Mhz, 50 MHz and 66 Mhz bus operation. The timing for the MPC866/859T/859DSL bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay.
Table 10-9. Bus Operation Timings
33 MHz Num B1 Characteristic Min Bus Period (CLKOUT) See Table 10-7 - -1 -- -- 12.1 12.1 -- -- 7.60 Max - +1 1 0.50 18.2 18.2 4.00 4.00 -- Min - -1 -- -- 10.0 10.0 -- -- 6.30 Max - +1 1 0.50 15.0 15.0 4.00 4.00 -- Min - -1 -- -- 8.0 8.0 -- -- 5.00 Max - +1 1 0.50 12.0 12.0 4.00 4.00 -- Min - -1 -- -- 6.1 6.1 -- -- 3.80 Max - +1 1 0.50 9.1 9.1 4.00 4.00 -- ns ns ns % ns ns ns ns ns 40 MHz 50 MHz 66 MHz Unit
B1a EXTCLK to CLKOUT phase skew B1b CLKOUT frequency jitter peak-to-peak B1c Frequency jitter on EXTCLK B2 B3 B4 B5 B7 CLKOUT pulse width low (MIN = 0.4 x B1, MAX = 0.6 x B1) CLKOUT pulse width high (MIN = 0.4 x B1, MAX = 0.6 x B1) CLKOUT rise time CLKOUT fall time CLKOUT to A(0:31), BADDR(28:30), RD/WR, BURST, D(0:31), DP(0:3) output hold (MIN = 0.25 x B1)
B7a CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3), BDIP, PTR output hold (MIN = 0.25 x B1) B7b CLKOUT to BR, BG, FRZ, VFLS(0:1), VF(0:2) IWP(0:2), LWP(0:1), STS output hold (MIN = 0.25 x B1) B8 CLKOUT to A(0:31), BADDR(28:30) RD/WR, BURST, D(0:31), DP(0:3) valid (MAX = 0.25 x B1 + 6.3)
7.60
--
6.30
--
5.00
--
3.80
--
ns
7.60
--
6.30
--
5.00
--
3.80
--
ns
-
13.80
-
12.50
-
11.30
-
10.00
ns
B8a CLKOUT to TSIZ(0:1), REG, RSV, AT(0:3) BDIP, PTR valid (MAX = 0.25 x B1 + 6.3)
-
13.80
-
12.50
-
11.30
-
10.00
ns
18
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B8b CLKOUT to BR, BG, VFLS(0:1), VF(0:2), IWP(0:2), FRZ, LWP(0:1), STS Valid 4 (MAX = 0.25 x B1 + 6.3) B9 CLKOUT to A(0:31), BADDR(28:30), RD/WR, BURST, D(0:31), DP(0:3), TSIZ(0:1), REG, RSV, AT(0:3), PTR High-Z (MAX = 0.25 x B1 + 6.3) - Max 13.80 Min - Max 12.50 Min - Max 11.30 Min - Max 10.00 ns 40 MHz 50 MHz 66 MHz Unit
7.60
13.80
6.30
12.50
5.00
11.30
3.80
10.00
ns
B11 CLKOUT to TS, BB assertion (MAX = 0.25 x B1 + 6.0) B11a CLKOUT to TA, BI assertion (when driven by the memory controller or PCMCIA interface) (MAX = 0.00 x B1 + 9.30 1) B12 CLKOUT to TS, BB negation (MAX = 0.25 x B1 + 4.8) B12a CLKOUT to TA, BI negation (when driven by the memory controller or PCMCIA interface) (MAX = 0.00 x B1 + 9.00) B13 CLKOUT to TS, BB High-Z (MIN = 0.25 x B1) B13a CLKOUT to TA, BI High-Z (when driven by the memory controller or PCMCIA interface) (MIN = 0.00 x B1 + 2.5) B14 CLKOUT to TEA assertion (MAX = 0.00 x B1 + 9.00) B15 CLKOUT to TEA High-Z (MIN = 0.00 x B1 + 2.50) B16 TA, BI valid to CLKOUT (setup time) (MIN = 0.00 x B1 + 6.00) B16a TEA, KR, RETRY, CR valid to CLKOUT (setup time) (MIN = 0.00 x B1 + 4.5) B16b BB, BG, BR, valid to CLKOUT (setup time) 2 (4MIN = 0.00 x B1 +.00) B17 CLKOUT to TA, TEA, BI, BB, BG, BR valid (hold time) (MIN = 0.00 x B1 + 1.00 3) B17a CLKOUT to KR, RETRY, CR valid (hold time) (MIN = 0.00 x B1 + 2.00) B18 D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) 4 (MIN = 0.00 x B1 + 6.00)
7.60 2.50
13.60 9.30
6.30 2.50
12.30 9.30
5.00 2.50
11.00 9.30
3.80 2.50
9.80 9.80
ns ns
7.60 2.50
12.30 9.00
6.30 2.50
11.00 9.00
5.00 2.50
9.80 9.00
3.80 2.50
8.50 9.00
ns ns
7.60 2.50
21.60 15.00
6.30 2.50
20.30 15.00
5.00 2.50
19.00 15.00
3.80 2.50
14.00 15.00
ns ns
2.50 2.50 6.00 4.50 4.00 1.00
9.00 15.00 -- -- -- --
2.50 2.50 6.00 4.50 4.00 1.00
9.00 15.00 -- -- -- --
2.50 2.50 6.00 4.50 4.00 1.00
9.00 15.00 -- -- -- --
2.50 2.50 6.00 4.50 4.00 2.00
9.00 15.00 -- -- -- --
ns ns ns ns ns ns
2.00 6.00
-- --
2.00 6.00
-- --
2.00 6.00
-- --
2.00 6.00
-- --
ns ns
19
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B19 CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) 4 (MIN = 0.00 x B1 + 1.00 5) B20 D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) 6(MIN = 0.00 x B1 + 4.00) B21 CLKOUT falling edge to D(0:31), DP(0:3) valid (hold Time) 6 (MIN = 0.00 x B1 + 2.00) B22 CLKOUT rising edge to CS asserted GPCM ACS = 00 (MAX = 0.25 x B1 + 6.3) B22a CLKOUT falling edge to CS asserted GPCM ACS = 10, TRLX = 0 (MAX = 0.00 x B1 + 8.00) B22b CLKOUT falling edge to CS asserted GPCM ACS = 11, TRLX = 0, EBDF = 0 (MAX = 0.25 x B1 + 6.3) B22c CLKOUT falling edge to CS asserted GPCM ACS = 11, TRLX = 0, EBDF = 1 (MAX = 0.375 x B1 + 6.6) B23 CLKOUT rising edge to CS negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0 (MAX = 0.00 x B1 + 8.00) B24 A(0:31) and BADDR(28:30) to CS asserted GPCM ACS = 10, TRLX = 0 (MIN = 0.25 x B1 - 2.00) B24a A(0:31) and BADDR(28:30) to CS asserted GPCM ACS = 11 TRLX = 0 (MIN = 0.50 x B1 - 2.00) B25 CLKOUT rising edge to OE, WE(0:3) asserted (MAX = 0.00 x B1 + 9.00) B26 CLKOUT rising edge to OE negated (MAX = 0.00 x B1 + 9.00) B27 A(0:31) and BADDR(28:30) to CS asserted GPCM ACS = 10, TRLX = 1 (MIN = 1.25 x B1 - 2.00) B27a A(0:31) and BADDR(28:30) to CS asserted GPCM ACS = 11, TRLX = 1 (MIN = 1.50 x B1 - 2.00) B28 CLKOUT rising edge to WE(0:3) negated GPCM write access CSNT = 0 (MAX = 0.00 x B1 + 9.00) 1.00 Max -- Min 1.00 Max -- Min 1.00 Max -- Min 2.00 Max -- ns 40 MHz 50 MHz 66 MHz Unit
4.00
--
4.00
--
4.00
--
4.00
--
ns
2.00
--
2.00
--
2.00
--
2.00
--
ns
7.60
13.80
6.30
12.50
5.00
11.30
3.80
10.00
ns
--
8.00
--
8.00
--
8.00
--
8.00
ns
7.60
13.80
6.30
12.50
5.00
11.30
3.80
10.00
ns
10.90
18.00
10.90
16.00
7.00
14.10
5.20
12.30
ns
2.00
8.00
2.00
8.00
2.00
8.00
2.00
8.00
ns
5.60
--
4.30
--
3.00
--
1.80
--
ns
13.20
--
10.50
--
8.00
--
5.60
--
ns
-- 2.00 35.90
9.00 9.00 -- 2.00 29.30
9.00 9.00 -- 2.00 23.00
9.00 9.00 -- 2.00 16.90
9.00 9.00 --
ns ns ns
43.50
--
35.50
--
28.00
--
20.70
--
ns
--
9.00
--
9.00
--
9.00
--
9.00
ns
20
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B28a CLKOUT falling edge to WE(0:3) negated GPCM write access TRLX = 0, CSNT = 1, EBDF = 0 (MAX = 0.25 x B1 + 6.80) B28b CLKOUT falling edge to CS negated GPCM write access TRLX = 0, CSNT = 1 ACS = 10 or ACS = 11, EBDF = 0 (MAX = 0.25 x B1 + 6.80) 7.60 Max 14.30 Min 6.30 Max 13.00 Min 5.00 Max 11.80 Min 3.80 Max 10.50 ns 40 MHz 50 MHz 66 MHz Unit
--
14.30
--
13.00
--
11.80
--
10.50
ns
10.90 B28c CLKOUT falling edge to WE(0:3) negated GPCM write access TRLX = 0, CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1 (MAX = 0.375 x B1 + 6.6) B28d CLKOUT falling edge to CS negated GPCM write access TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 (MAX = 0.375 x B1 + 6.6) B29 WE(0:3) negated to D(0:31), DP(0:3) High-Z GPCM write access, CSNT = 0, EBDF = 0 (MIN = 0.25 x B1 - 2.00) B29a WE(0:3) negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 0, CSNT = 1, EBDF = 0 (MIN = 0.50 x B1 - 2.00) B29b CS negated to D(0:31), DP(0:3), High Z GPCM write access, ACS = 00, TRLX = 0 & CSNT = 0 (MIN = 0.25 x B1 - 2.00) --
18.00
10.90
18.00
7.00
14.30
5.20
12.30
ns
18.00
--
18.00
--
14.30
--
12.30
ns
5.60
--
4.30
--
3.00
--
1.80
--
ns
13.20
--
10.50
--
8.00
--
5.60
--
ns
5.60
--
4.30
--
3.00
--
1.80
--
ns
B29c CS negated to D(0:31), DP(0:3) High-Z 13.20 GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11 EBDF = 0 (MIN = 0.50 x B1 - 2.00) B29d WE(0:3) negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 1, CSNT = 1, EBDF = 0 (MIN = 1.50 x B1 - 2.00) 43.50
--
10.50
--
8.00
--
5.60
--
ns
--
35.50
--
28.00
--
20.70
--
ns
B29e CS negated to D(0:31), DP(0:3) High-Z 43.50 GPCM write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11 EBDF = 0 (MIN = 1.50 x B1 - 2.00) B29f WE(0:3) negated to D(0:31), DP(0:3) High Z GPCM write access, TRLX = 0, CSNT = 1, EBDF = 1 (MIN = 0.375 x B1 - 6.30) 5.00
--
35.50
--
28.00
--
20.70
--
ns
--
3.00
--
1.10
--
0.00
--
ns
21
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B29g CS negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 0, CSNT = 1 ACS = 10 or ACS = 11, EBDF = 1 (MIN = 0.375 x B1 - 6.30) 5.00 Max -- Min 3.00 Max -- Min 1.10 Max -- Min 0.00 Max -- ns 40 MHz 50 MHz 66 MHz Unit
38.40 B29h WE(0:3) negated to D(0:31), DP(0:3) High Z GPCM write access, TRLX = 1, CSNT = 1, EBDF = 1 (MIN = 0.375 x B1 - 3.30) B29i CS negated to D(0:31), DP(0:3) High-Z 38.40 GPCM write access, TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1 (MIN = 0.375 x B1 - 3.30) B30 CS, WE(0:3) negated to A(0:31), BADDR(28:30) Invalid GPCM write access 7 (MIN = 0.25 x B1 - 2.00) B30a WE(0:3) negated to A(0:31), BADDR(28:30) Invalid GPCM, write access, TRLX = 0, CSNT = 1, CS negated to A(0:31) invalid GPCM write access TRLX = 0, CSNT =1 ACS = 10, or ACS == 11, EBDF = 0 (MIN = 0.50 x B1 - 2.00) 5.60
--
31.10
--
24.20
--
17.50
--
ns
--
31.10
--
24.20
--
17.50
--
ns
--
4.30
--
3.00
--
1.80
--
ns
13.20
--
10.50
--
8.00
--
5.60
--
ns
B30b WE(0:3) negated to A(0:31) Invalid 43.50 GPCM BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT = 1. CS negated to A(0:31) Invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10, or ACS == 11 EBDF = 0 (MIN = 1.50 x B1 - 2.00) B30c WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access, TRLX = 0, CSNT = 1. CS negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1 ACS = 10, ACS == 11, EBDF = 1 (MIN = 0.375 x B1 - 3.00) B30d WE(0:3) negated to A(0:31), BADDR(28:30) invalid GPCM write access TRLX = 1, CSNT =1, CS negated to A(0:31) invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or 11, EBDF = 1 B31 CLKOUT falling edge to CS valid - as requested by control bit CST4 in the corresponding word in the UPM (MAX = 0.00 X B1 + 6.00) 8.40
--
35.50
--
28.00
--
20.70
--
ns
--
6.40
--
4.50
--
2.70
--
ns
38.67
--
31.38
--
24.50
--
17.83
--
ns
1.50
6.00
1.50
6.00
1.50
6.00
1.50
6.00
ns
22
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B31a CLKOUT falling edge to CS valid - as requested by control bit CST1 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.80) B31b CLKOUT rising edge to CS valid - as requested by control bit CST2 in the corresponding word in the UPM (MAX = 0.00 x B1 + 8.00) B31c CLKOUT rising edge to CS valid- as requested by control bit CST3 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.30) B31d CLKOUT falling edge to CS valid, as requested by control bit CST1 in the corresponding word in the UPM EBDF = 1 (MAX = 0.375 x B1 + 6.6) B32 CLKOUT falling edge to BS valid- as requested by control bit BST4 in the corresponding word in the UPM (MAX = 0.00 x B1 + 6.00) B32a CLKOUT falling edge to BS valid - as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 (MAX = 0.25 x B1 + 6.80) B32b CLKOUT rising edge to BS valid - as requested by control bit BST2 in the corresponding word in the UPM (MAX = 0.00 x B1 + 8.00) B32c CLKOUT rising edge to BS valid - as requested by control bit BST3 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.80) B32d CLKOUT falling edge to BS valid- as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 1 (MAX = 0.375 x B1 + 6.60) B33 CLKOUT falling edge to GPL valid - as requested by control bit GxT4 in the corresponding word in the UPM (MAX = 0.00 x B1 + 6.00) B33a CLKOUT rising edge to GPL Valid - as requested by control bit GxT3 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.80) 7.60 Max 14.30 Min 6.30 Max 13.00 Min 5.00 Max 11.80 Min 3.80 Max 10.50 ns 40 MHz 50 MHz 66 MHz Unit
1.50
8.00
1.50
8.00
1.50
8.00
1.50
8.00
ns
7.60
13.80
6.30
12.50
5.00
11.30
3.80
10.00
ns
13.30
18.00
11.30
16.00
9.40
14.10
7.60
12.30
ns
1.50
6.00
1.50
6.00
1.50
6.00
1.50
6.00
ns
7.60
14.30
6.30
13.00
5.00
11.80
3.80
10.50
ns
1.50
8.00
1.50
8.00
1.50
8.00
1.50
8.00
ns
7.60
14.30
6.30
13.00
5.00
11.80
3.80
10.50
ns
13.30
18.00
11.30
16.00
9.40
14.10
7.60
12.30
ns
1.50
6.00
1.50
6.00
1.50
6.00
1.50
6.00
ns
7.60
14.30
6.30
13.00
5.00
11.80
3.80
10.50
ns
23
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-9. Bus Operation Timings (continued)
33 MHz Num Characteristic Min B34 A(0:31), BADDR(28:30), and D(0:31) to CS valid - as requested by control bit CST4 in the corresponding word in the UPM (MIN = 0.25 x B1 - 2.00) 5.60 Max -- Min 4.30 Max -- Min 3.00 Max -- Min 1.80 Max -- ns 40 MHz 50 MHz 66 MHz Unit
B34a A(0:31), BADDR(28:30), and D(0:31) to 13.20 CS valid - as requested by control bit CST1 in the corresponding word in the UPM (MIN = 0.50 x B1 - 2.00) B34b A(0:31), BADDR(28:30), and D(0:31) to 20.70 CS valid - as requested by CST2 in the corresponding word in UPM (MIN = 0.75 x B1 - 2.00) B35 A(0:31), BADDR(28:30) to CS valid - as requested by control bit BST4 in the corresponding word in the UPM (MIN = 0.25 x B1 - 2.00) 5.60
--
10.50
--
8.00
--
5.60
--
ns
--
16.70
--
13.00
--
9.40
--
ns
--
4.30
--
3.00
--
1.80
--
ns
B35a A(0:31), BADDR(28:30), and D(0:31) to 13.20 BS valid - As Requested by BST1 in the corresponding word in the UPM (MIN = 0.50 x B1 - 2.00) B35b A(0:31), BADDR(28:30), and D(0:31) to 20.70 BS valid - as requested by control bit BST2 in the corresponding word in the UPM (MIN = 0.75 x B1 - 2.00) B36 A(0:31), BADDR(28:30), and D(0:31) to GPL valid as requested by control bit GxT4 in the corresponding word in the UPM (MIN = 0.25 x B1 - 2.00) B37 UPWAIT valid to CLKOUT falling edge 8 (MIN = 0.00 x B1 + 6.00) B38 CLKOUT falling edge to UPWAIT valid 8 (MIN = 0.00 x B1 + 1.00) B39 AS valid to CLKOUT rising edge 9 (MIN = 0.00 x B1 + 7.00) B40 A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge (MIN = 0.00 x B1 + 7.00) B41 TS valid to CLKOUT rising edge (setup time) (MIN = 0.00 x B1 + 7.00) B42 CLKOUT rising edge to TS valid (hold time) (MIN = 0.00 x B1 + 2.00) B43 AS negation to memory controller signals negation (MAX = TBD)
1
--
10.50
--
8.00
--
5.60
--
ns
--
16.70
--
13.00
--
9.40
--
ns
5.60
--
4.30
--
3.00
--
1.80
--
ns
6.00 1.00 7.00 7.00
-- -- -- --
6.00 1.00 7.00 7.00
-- -- -- --
6.00 1.00 7.00 7.00
-- -- -- --
6.00 1.00 7.00 7.00
-- -- -- --
ns ns ns ns
7.00 2.00 --
-- -- TBD
7.00 2.00 --
-- -- TBD
7.00 2.00 --
-- -- TBD
7.00 2.00 --
-- -- TBD
ns ns ns
For part speeds above 50MHz, use 9.80ns for B11a.
24
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
2
3 4 5 6
7 8 9
The timing required for BR input is relevant when the MPC866/859T/859DSL is selected to work with internal bus arbiter. The timing for BG input is relevant when the MPC866/859T/859DSL is selected to work with external bus arbiter. For part speeds above 50MHz, use 2ns for B17. The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted. For part speeds above 50MHz, use 2ns for B19. The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) The timing B30 refers to CS when ACS = 00 and to WE(0:3) when CSNT = 0. The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 10-20. The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 10-23.
Figure 10-5 is the control timing diagram.
CLKOUT 2.0 V 0.8 V A B Outputs 2.0 V 0.8 V 2.0 V 0.8 V A B Outputs 2.0 V 0.8 V D C Inputs 2.0 V 0.8 V 2.0 V 0.8 V D C Inputs 2.0 V 0.8 V 2.0 V 0.8 V 2.0 V 0.8 V 0.8 V 2.0 V
A B C D
Maximum output delay specification Minimum output hold time Minimum input setup time specification Minimum input hold time specification
Figure 10-5. Control Timing
25
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Figure 10-6 provides the timing for the external clock.
CLKOUT B1 B1 B4 B5 B3 B2
Figure 10-6. External Clock Timing
Figure 10-7 provides the timing for the synchronous output signals.
CLKOUT B8 B7 Output Signals B8a B7a Output Signals B8b B7b Output Signals B9 B9
Figure 10-7. Synchronous Output Signals Timing
Figure 10-8 provides the timing for the synchronous active pull-up and open-drain output signals.
26
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B13 B11 TS, BB B13a B11a TA, BI B14 B15 TEA B12a B12
Figure 10-8. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing
Figure 10-9 provides the timing for the synchronous input signals.
CLKOUT B16 B17 TA, BI B16a B17a TEA, KR, RETRY, CR B16b B17 BB, BG, BR
Figure 10-9. Synchronous Input Signals Timing
Figure 10-10 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.
27
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B16 B17 TA B18 B19 D[0:31], DP[0:3]
Figure 10-10. Input Data Timing in Normal Case
Figure 10-11 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
CLKOUT
TA B20 B21 D[0:31], DP[0:3]
Figure 10-11. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1
Figure 10-12 through Figure 10-15 provide the timing for the external bus read controlled by various GPCM factors.
28
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B11 TS B8 A[0:31] B22 CSx B25 OE B28 WE[0:3] B18 D[0:31], DP[0:3] B19 B26 B23 B12
Figure 10-12. External Bus Read Timing (GPCM Controlled--ACS = 00)
29
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B11 TS B8 A[0:31] B22a CSx B24 OE B18 D[0:31], DP[0:3] B19 B25 B26 B23 B12
Figure 10-13. External Bus Read Timing (GPCM Controlled--TRLX = 0, ACS = 10)
CLKOUT B11 TS B8 A[0:31] B22c CSx B24a OE B18 D[0:31], DP[0:3] B19 B25 B26 B23 B22b B12
Figure 10-14. External Bus Read Timing (GPCM Controlled--TRLX = 0, ACS = 11)
30
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B11 TS B8 A[0:31] B22a CSx B27 OE B27a B22b B22c D[0:31], DP[0:3] B18 B19 B26 B23 B12
Figure 10-15. External Bus Read Timing (GPCM Controlled--TRLX = 1, ACS = 10, ACS = 11)
31
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Figure 10-16 through Figure 10-18 provide the timing for the external bus write controlled by various GPCM factors.
CLKOUT B11 TS B8 A[0:31] B22 CSx B25 WE[0:3] B26 OE B8 D[0:31], DP[0:3] B9 B29b B29 B28 B23 B30 B12
Figure 10-16. External Bus Write Timing (GPCM Controlled--TRLX = 0, CSNT = 0)
32
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B11 TS B8 A[0:31] B22 CSx B25 WE[0:3] B26 OE B8 D[0:31], DP[0:3] B28a B28c B9 B29a B29f B29c B29g B28b B28d B23 B30a B30c B12
Figure 10-17. External Bus Write Timing (GPCM Controlled--TRLX = 0, CSNT = 1)
33
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B11 TS B8 A[0:31] B22 CSx B25 WE[0:3] B26 OE B8 D[0:31], DP[0:3] B28a B28c B29d B29h B29b B9 B29e B29i B28b B28d B23 B30b B30d B12
Figure 10-18. External Bus Write Timing (GPCM Controlled--TRLX = 1, CSNT = 1)
Figure 10-19 provides the timing for the external bus controlled by the UPM.
34
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B8 A[0:31] B31a B31d B31 CSx B34 B34a B34b B32a B32d B32 BS_A[0:3], BS_B[0:3] B35 B36 B35a B35b B33 GPL_A[0:5], GPL_B[0:5] B33a B32b B32c B31b B31c
Figure 10-19. External Bus Timing (UPM Controlled Signals)
Figure 10-20 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.
35
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B37 UPWAIT B38 CSx
BS_A[0:3], BS_B[0:3]
GPL_A[0:5], GPL_B[0:5]
Figure 10-20. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing
Figure 10-21 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.
CLKOUT B37 UPWAIT B38 CSx
BS_A[0:3], BS_B[0:3]
GPL_A[0:5], GPL_B[0:5]
Figure 10-21. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing
Figure 10-22 provides the timing for the synchronous external master access controlled by the GPCM.
36
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT B41 TS B40 A[0:31], TSIZ[0:1], R/W, BURST B22 CSx B42
Figure 10-22. Synchronous External Master Access Timing (GPCM Handled ACS = 00)
Figure 10-23 provides the timing for the asynchronous external master memory access controlled by the GPCM.
CLKOUT B39 AS B40 A[0:31], TSIZ[0:1], R/W B22 CSx
Figure 10-23. Asynchronous External Master Memory Access Timing (GPCM Controlled--ACS = 00)
Figure 10-24 provides the timing for the asynchronous external master control signals negation.
37
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
AS B43 CSx, WE[0:3], OE, GPLx, BS[0:3]
Figure 10-24. Asynchronous External Master--Control Signals Negation Timing
Table 10-10 provides interrupt timing for the MPC866/859T/859DSL.
Table 10-10. Interrupt Timing
Num I39 I40 I41 I42 I43
1
Characteristic 1
All Frequencies Unit Min Max ns ns ns ns --
IRQx valid to CLKOUT rising edge (set 6.00 up time) IRQx hold time after CLKOUT IRQx pulse width low IRQx pulse width high IRQx edge-to-edge time 2.00 3.00 3.00 4xTCLOCKOUT
The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC866/859T/859DSL is able to support.
Figure 10-25 provides the interrupt detection timing for the external level-sensitive lines.
CLKOUT I39 I40 IRQx
Figure 10-25. Interrupt Detection Timing for External Level Sensitive Lines
Figure 10-26 provides the interrupt detection timing for the external edge-sensitive lines.
38
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT
I41 IRQx I43 I43
I42
Figure 10-26. Interrupt Detection Timing for External Edge Sensitive Lines
Table 10-11 shows the PCMCIA timing for the MPC866/859T/859DSL.
Table 10-11. PCMCIA Timing
33 MHz Num Characteristic Min P44 P45 P46 P47 P48 P49 A(0:31), REG valid to PCMCIA Strobe 20.70 asserted. 1 (MIN = 0.75 x B1 - 2.00) A(0:31), REG valid to ALE negation.1 28.30 (MIN = 1.00 x B1 - 2.00) CLKOUT to REG valid (MAX = 0.25 x 7.60 B1 + 8.00) CLKOUT to REG Invalid. (MIN = 0.25 8.60 x B1 + 1.00) CLKOUT to CE1, CE2 asserted. (MAX = 0.25 x B1 + 8.00) 7.60 Max -- -- 15.60 -- 15.60 15.60 11.00 Min 16.70 23.00 6.30 7.30 6.30 6.30 -- Max -- -- 14.30 -- 14.30 14.30 11.00 Min 13.00 18.00 5.00 6.00 5.00 5.00 -- Max -- -- 13.00 -- 13.00 13.00 11.00 Min 9.40 13.20 3.80 4.80 3.80 3.80 -- Max -- -- 11.80 -- 11.80 11.80 11.00 ns ns ns ns ns ns ns 40 MHz 50 MHz 66 MHz Unit
CLKOUT to CE1, CE2 negated. (MAX 7.60 = 0.25 x B1 + 8.00)
-- CLKOUT to PCOE, IORD, PCWE, P50 IOWR assert time. (MAX = 0.00 x B1 + 11.00) CLKOUT to PCOE, IORD, PCWE, 2.00 P51 IOWR negate time. (MAX = 0.00 x B1 + 11.00) P52 P53 P54 P55 CLKOUT to ALE assert time (MAX = 7.60 0.25 x B1 + 6.30) CLKOUT to ALE negate time (MAX = -- 0.25 x B1 + 8.00) PCWE, IOWR negated to D(0:31) invalid.1 (MIN = 0.25 x B1 - 2.00) 5.60
11.00
2.00
11.00
2.00
11.00
2.00
11.00
ns
13.80 15.60 -- -- --
6.30 -- 4.30 8.00 2.00
12.50 14.30 -- -- --
5.00 -- 3.00 8.00 2.00
11.30 13.00 -- -- --
3.80 -- 1.80 8.00 2.00
10.00 11.80 -- -- --
ns ns ns ns ns
WAITA and WAITB valid to CLKOUT 8.00 rising edge.1 (MIN = 0.00 x B1 + 8.00) 2.00
CLKOUT rising edge to WAITA and P56 WAITB invalid.1 (MIN = 0.00 x B1 + 2.00)
39
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
1
PSST = 1. Otherwise add PSST times cycle time. PSHT = 0. Otherwise add PSHT times cycle time. These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the MPC866 PowerQUICC User s Manual.
Figure 10-27 provides the PCMCIA access cycle timing for the external bus read.
CLKOUT
TS P44 A[0:31] P46 REG P48 CE1/CE2 P50 PCOE, IORD P52 ALE B18 D[0:31] B19 P53 P52 P51 P49 P45 P47
Figure 10-27. PCMCIA Access Cycles Timing External Bus Read
Figure 10-28 provides the PCMCIA access cycle timing for the external bus write.
40
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT
TS P44 A[0:31] P46 REG P48 CE1/CE2 P50 PCWE, IOWR P52 ALE B8 D[0:31] B9 P53 P52 P51 P54 P49 P45 P47
Figure 10-28. PCMCIA Access Cycles Timing External Bus Write
Figure 10-29 provides the PCMCIA WAIT signals detection timing.
CLKOUT P55 P56 WAITx
Figure 10-29. PCMCIA WAIT Signals Detection Timing
Table 10-12 shows the PCMCIA port timing for the MPC866/859T/859DSL.
41
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-12. PCMCIA Port Timing
33 MHz Num Characteristic Min P57 P58 P59 P60
1
40 MHz Min -- 21.70 5.00 1.00 Max 19.00 -- -- --
50 MHz Min -- 18.00 5.00 1.00 Max 19.00 -- -- --
66 MHz Unit Min -- 14.40 5.00 1.00 Max 19.00 -- -- -- ns ns ns ns
Max 19.00 -- -- --
CLKOUT to OPx Valid (MAX = 0.00 x B1 -- + 19.00) HRESET negated to OPx drive 1(MIN = 25.70 0.75 x B1 + 3.00) IP_Xx valid to CLKOUT rising edge (MIN 5.00 = 0.00 x B1 + 5.00) CLKOUT rising edge to IP_Xx invalid (MIN = 0.00 x B1 + 1.00) 1.00
OP2 and OP3 only.
Figure 10-30 provides the PCMCIA output port timing for the MPC866/859T/859DSL.
CLKOUT P57 Output Signals
HRESET P58 OP2, OP3
Figure 10-30. PCMCIA Output Port Timing
Figure 10-31 provides the PCMCIA output port timing for the MPC866/859T/859DSL.
CLKOUT P59 P60 Input Signals
Figure 10-31. PCMCIA Input Port Timing
Table 10-13 shows the debug port timing for the MPC866/859T/859DSL.
42
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-13. Debug Port Timing
All Frequencies Num D61 D62 D63 D64 D65 D66 D67 Characteristic Min DSCK cycle time DSCK clock pulse width DSCK rise and fall times DSDI input data setup time DSDI data hold time DSCK low to DSDO data valid DSCK low to DSDO invalid 3xTCLOCKOUT 1.25xTCLOCKOUT 0.00 8.00 5.00 0.00 0.00 15.00 2.00 3.00 Max ns ns ns ns ns Unit
Figure 10-32 provides the input timing for the debug port clock.
DSCK D61 D61 D63 D62 D62 D63
Figure 10-32. Debug Port Clock Input Timing
Figure 10-33 provides the timing for the debug port.
DSCK D64 D65 DSDI D66 D67 DSDO
Figure 10-33. Debug Port Timings
43
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
Table 10-14 shows the reset timing for the MPC866/859T/859DSL.
Table 10-14. Reset Timing
33 MHz Num Characteristic Min R69 R70 R71 R72 R73 R74 CLKOUT to HRESET high impedance (MAX = 0.00 x B1 + 20.00) CLKOUT to SRESET high impedance (MAX = 0.00 x B1 + 20.00) -- -- Max 20.00 20.00 -- -- -- -- -- Min -- -- 425.00 -- 425.00 350.00 0.00 Max 20.00 20.00 -- -- -- -- -- Min -- -- 340.00 -- 350.00 350.00 0.00 Max 20.00 20.00 -- -- -- -- -- Min -- -- 257.60 -- 277.30 350.00 0.00 Max 20.00 20.00 -- -- -- -- -- ns ns ns -- ns ns ns 40 MHz 50 MHz 66 MHz Unit
RSTCONF pulse width (MIN = 17.00 x B1) 515.20 -- --
Configuration data to HRESET rising edge 504.50 set up time (MIN = 15.00 x B1 + 50.00) 350.00 Configuration data to RSTCONF rising edge set up time (MIN = 0.00 x B1 + 350.00) Configuration data hold time after RSTCONF negation (MIN = 0.00 x B1 + 0.00) Configuration data hold time after HRESET negation (MIN = 0.00 x B1 + 0.00) HRESET and RSTCONF asserted to data out drive (MAX = 0.00 x B1 + 25.00) RSTCONF negated to data out high impedance. (MAX = 0.00 x B1 + 25.00) CLKOUT of last rising edge before chip three-states HRESET to data out high impedance. (MAX = 0.00 x B1 + 25.00) DSDI, DSCK set up (MIN = 3.00 x B1) DSDI, DSCK hold time (MIN = 0.00 x B1 + 0.00) SRESET negated to CLKOUT rising edge for DSDI and DSCK sample (MIN = 8.00 x B1) 0.00
R75
R76 R77 R78
0.00 -- -- --
-- 25.00 25.00 25.00
0.00 -- -- --
-- 25.00 25.00 25.00
0.00 -- -- --
-- 25.00 25.00 25.00
0.00 -- -- --
-- 25.00 25.00 25.00
ns ns ns ns
R79 R80 R81
90.90 0.00 242.40
-- -- --
75.00 0.00 200.00
-- -- --
60.00 0.00 160.00
-- -- --
45.50 0.00 121.20
-- -- --
ns ns ns
R82
Figure 10-34 shows the reset timing for the data bus configuration.
44
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
HRESET R71 R76 RSTCONF R73 R74 D[0:31] (IN) R75
Figure 10-34. Reset Timing--Configuration from Data Bus
Figure 10-35 provides the reset timing for the data bus weak drive during configuration.
CLKOUT R69 HRESET R79 RSTCONF R77 D[0:31] (OUT) (Weak) R78
Figure 10-35. Reset Timing--Data Bus Weak Drive during Configuration
Figure 10-36 provides the reset timing for the debug port configuration.
45
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
CLKOUT R70 R82 SRESET R80 R81 DSCK, DSDI R80 R81
Figure 10-36. Reset Timing--Debug Port Configuration
Part XI IEEE 1149.1 Electrical Specifications
Table 11-15 provides the JTAG timings for the MPC866/859T/859DSL shown in Figure 11-37 to Figure 11-40.
Table 11-15. JTAG Timing
All Frequencies Num J82 J83 J84 J85 J86 J87 J88 J89 J90 J91 J92 J93 J94 J95 J96 TCK cycle time TCK clock pulse width measured at 1.5 V TCK rise and fall times TMS, TDI data setup time TMS, TDI data hold time TCK low to TDO data valid TCK low to TDO data invalid TCK low to TDO high impedance TRST assert time TRST setup time to TCK low TCK falling edge to output valid TCK falling edge to output valid out of high impedance TCK falling edge to output high impedance Boundary scan input valid to TCK rising edge TCK rising edge to boundary scan input invalid Characteristic Min 100.00 40.00 0.00 5.00 25.00 -- 0.00 -- 100.00 40.00 -- -- -- 50.00 50.00 Max -- -- 10.00 -- -- 27.00 -- 20.00 -- -- 50.00 50.00 50.00 -- -- ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Unit
46
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
References
TCK J82 J82 J84 J83 J83 J84
Figure 11-37. JTAG Test Clock Input Timing
TCK J85 J86 TMS, TDI J87 J88 TDO J89
Figure 11-38. JTAG Test Access Port Timing Diagram
TCK J91 J90 TRST
Figure 11-39. JTAG TRST Timing Diagram
47
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
PIP/PIO AC Electrical Specifications
TCK J92 Output Signals J93 Output Signals J95 Output Signals J96 J94
Figure 11-40. Boundary Scan (JTAG) Timing Diagram
Part XII CPM Electrical Characteristics
This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC866/859T/859DSL.
12.1 PIP/PIO AC Electrical Specifications
Table 12-16 provides the PIP/PIO AC timings as shown in Figure 12-41 to Figure 12-45.
Table 12-16. PIP/PIO Timing
All Frequencies Num 21 22 23 24 25 26 27 28 29 30 31
1
Characteristic Min Data-in setup time to STBI low Data-In hold time to STBI high STBI pulse width STBO pulse width Data-out setup time to STBO low Data-out hold time from STBO high STBI low to STBO low (Rx interlock) STBI low to STBO high (Tx interlock) Data-in setup time to clock high Data-in hold time from clock high Clock low to data-out valid (CPU writes data, control, or direction) 0 2.5 - 1.5 1 clk - 5ns 2 5 -- 2 15 7.5 -- t3 1 Max -- -- -- -- -- -- 2 -- -- -- 25
Unit ns clk clk ns clk clk clk clk ns ns ns
t3 = Specification 23
48
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
PIP/PIO AC Electrical Specifications
DATA-IN 21 23 STBI 27 24 STBO 22
Figure 12-41. PIP Rx (Interlock Mode) Timing Diagram
DATA-OUT 25 24 STBO (Output) 28 23 STBI (Input) 26
Figure 12-42. PIP Tx (Interlock Mode) Timing Diagram
DATA-IN 21 23 STBI (Input) 22
24 STBO (Output)
Figure 12-43. PIP Rx (Pulse Mode) Timing Diagram
49
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Port C Interrupt AC Electrical Specifications
DATA-OUT 25 24 STBO (Output) 26
23 STBI (Input)
Figure 12-44. PIP TX (Pulse Mode) Timing Diagram
CLKO 29 30 DATA-IN
31 DATA-OUT
Figure 12-45. Parallel I/O Data-In/Data-Out Timing Diagram
12.2 Port C Interrupt AC Electrical Specifications
Table 12-17 provides the timings for port C interrupts.
Table 12-17. Port C Interrupt Timing
33.34 MHz Num 35 36 Characteristic Min Port C interrupt pulse width low (edge-triggered mode) Port C interrupt minimum time between active edges 55 55 -- -- Max ns ns Unit
50
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
IDMA Controller AC Electrical Specifications
Figure 12-46 shows the port C interrupt detection timing.
36 Port C (Input) 35
Figure 12-46. Port C Interrupt Detection Timing
12.3 IDMA Controller AC Electrical Specifications
Table 12-18 provides the IDMA controller timings as shown in Figure 12-47 to Figure 12-50.
Table 12-18. IDMA Controller Timing
All Frequencies Num 40 41 42 43 44 45 46 DREQ setup time to clock high DREQ hold time from clock high SDACK assertion delay from clock high SDACK negation delay from clock low SDACK negation delay from TA low SDACK negation delay from clock high TA assertion to falling edge of the clock setup time (applies to external TA) Characteristic Min 7 3 -- -- -- -- 7 -- -- 12 12 20 15 -- Max ns ns ns ns ns ns ns Unit
CLKO (Output) 41 40 DREQ (Input)
Figure 12-47. IDMA External Requests Timing Diagram
51
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
IDMA Controller AC Electrical Specifications
CLKO (Output)
TS (Output)
R/W (Output) 42 DATA 46 TA (Input) 43
SDACK
Figure 12-48. SDACK Timing Diagram--Peripheral Write, Externally-Generated TA
CLKO (Output)
TS (Output)
R/W (Output) 42 DATA 44
TA (Output)
SDACK
Figure 12-49. SDACK Timing Diagram--Peripheral Write, Internally-Generated TA
52
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Baud Rate Generator AC Electrical Specifications
CLKO (Output)
TS (Output)
R/W (Output) 42 DATA 45
TA (Output)
SDACK
Figure 12-50. SDACK Timing Diagram--Peripheral Read, Internally-Generated TA
12.4 Baud Rate Generator AC Electrical Specifications
Table 12-19 provides the baud rate generator timings as shown in Figure 12-51.
Table 12-19. Baud Rate Generator Timing
All Frequencies Num 50 51 52 Characteristic Min BRGO rise and fall time BRGO duty cycle BRGO cycle -- 40 40 Max 10 60 -- ns % ns Unit
50 BRGOX 51 52
50
51
Figure 12-51. Baud Rate Generator Timing Diagram
53
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Timer AC Electrical Specifications
12.5 Timer AC Electrical Specifications
Table 12-20 provides the general-purpose timer timings as shown in Figure 12-52.
Table 12-20. Timer Timing
All Frequencies Num 61 62 63 64 65 Characteristic Min TIN/TGATE rise and fall time TIN/TGATE low time TIN/TGATE high time TIN/TGATE cycle time CLKO low to TOUT valid 10 1 2 3 3 Max -- -- -- -- 25 ns clk clk clk ns Unit
CLKO 60 61 TIN/TGATE (Input) 61 65 TOUT (Output) 64 63 62
Figure 12-52. CPM General-Purpose Timers Timing Diagram
12.6 Serial Interface AC Electrical Specifications
Table 12-21 provides the serial interface timings as shown in Figure 12-53 to Figure 12-57.
Table 12-21. SI Timing
All Frequencies Num 70 71 71a 72 73 Characteristic Min L1RCLK, L1TCLK frequency (DSC = 0) 1, 2 L1RCLK, L1TCLK width low (DSC = 0)
2 3
Unit Max SYNCCLK/2.5 -- -- 15.00 -- MHz ns ns ns ns -- P + 10 P + 10 --
L1RCLK, L1TCLK width high (DSC = 0)
L1TXD, L1ST(1-4), L1RQ, L1CLKO rise/fall time
L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC 20.00 setup time)
54
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Serial Interface AC Electrical Specifications
Table 12-21. SI Timing (continued)
All Frequencies Num 74 75 76 77 78 78A 79 80 80A 81 82 83 83a 84 85 86 87 88
1 2
Characteristic Min L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time) L1RSYNC, L1TSYNC rise/fall time L1RXD valid to L1CLK edge (L1RXD setup time) L1CLK edge to L1RXD invalid (L1RXD hold time) L1CLK edge to L1ST(1-4) valid 4 L1SYNC valid to L1ST(1-4) valid L1CLK edge to L1ST(1-4) invalid L1CLK edge to L1TXD valid L1TSYNC valid to L1TXD valid 4 L1CLK edge to L1TXD high impedance L1RCLK, L1TCLK frequency (DSC =1) L1RCLK, L1TCLK width low (DSC =1) L1RCLK, L1TCLK width high (DSC = 1)3 L1CLK edge to L1CLKO valid (DSC = 1) L1RQ valid before falling edge of L1GR setup time2 L1TSYNC4 35.00 -- 17.00 13.00 10.00 10.00 10.00 10.00 10.00 0.00 -- P + 10 P + 10 -- 1.00 42.00 42.00 -- -- 15.00 -- -- 45.00 45.00 45.00 55.00 55.00 42.00 16.00 or SYNCCLK/2 -- -- 30.00 -- -- -- 0.00 Max ns ns ns ns ns ns ns ns ns ns
Unit
MHz ns ns ns L1TCLK ns ns ns
L1GR hold time L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0)
The ratio SyncCLK/L1RCLK must be greater than 2.5/1. These specs are valid for IDL mode only. 3 Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns. 4 These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.
55
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Serial Interface AC Electrical Specifications
L1RCLK (FE=0, CE=0) (Input) 71 72 L1RCLK (FE=1, CE=1) (Input) RFSD=1 75 L1RSYNC (Input) 73 74 L1RXD (Input) 76 78 L1ST(4-1) (Output) 79 BIT0 77 70 71a
Figure 12-53. SI Receive Timing Diagram with Normal Clocking (DSC = 0)
56
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Serial Interface AC Electrical Specifications
L1RCLK (FE=1, CE=1) (Input) 72 82 L1RCLK (FE=0, CE=0) (Input) RFSD=1 75 L1RSYNC (Input) 73 74 L1RXD (Input) 76 78 L1ST(4-1) (Output) 79 BIT0 77 83a
84 L1CLKO (Output)
Figure 12-54. SI Receive Timing with Double-Speed Clocking (DSC = 1)
57
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Serial Interface AC Electrical Specifications
L1TCLK (FE=0, CE=0) (Input) 71 72 L1TCLK (FE=1, CE=1) (Input) 73 TFSD=0 75 L1TSYNC (Input) 74 80a L1TXD (Output) BIT0 80 78 L1ST(4-1) (Output) 79 81 70
Figure 12-55. SI Transmit Timing Diagram (DSC = 0)
58
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Serial Interface AC Electrical Specifications
L1RCLK (FE=0, CE=0) (Input) 72 82 L1RCLK (FE=1, CE=1) (Input) TFSD=0 75 L1RSYNC (Input) 73 74 L1TXD (Output) BIT0 80 78a L1ST(4-1) (Output) 78 84 L1CLKO (Output) 79 81 83a
Figure 12-56. SI Transmit Timing with Double Speed Clocking (DSC = 1)
59
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
60
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
L1RCLK (Input) 73 71
L1RSYNC (Input) 71 74 B17 B16 72 77 B17 B16 B15 B14 B13 76 78 B12 B11 B10 D1 A B27 B26 B25 B24 B23 B22 B21 B20 D2 M 81 B15 B14 B13 B12 B11 B10 D1 A B27 B26 B25 B24 B23 B22 B21 B20 D2 M
80
Serial Interface AC Electrical Specifications
L1TXD (Output)
L1RXD (Input)
Figure 12-57. IDL Timing
85
L1ST(4-1) (Output)
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
86 87
L1RQ (Output)
L1GR (Input)
MOTOROLA
SCC in NMSI Mode Electrical Specifications
12.7 SCC in NMSI Mode Electrical Specifications
Table 12-22 provides the NMSI external clock timing.
Table 12-22. NMSI External Clock Timing
All Frequencies Num 100 101 102 103 104 105 106 107 108
1 2
Characteristic Min RCLK1 and TCLK1 width high 1 RCLK1 and TCLK1 width low RCLK1 and TCLK1 rise/fall time TXD1 active delay (from TCLK1 falling edge) RTS1 active/inactive delay (from TCLK1 falling edge) CTS1 setup time to TCLK1 rising edge RXD1 setup time to RCLK1 rising edge RXD1 hold time from RCLK1 rising edge 2 1/SYNCCLK 1/SYNCCLK +5 -- 0.00 0.00 5.00 5.00 5.00 5.00 Max -- -- 15.00 50.00 50.00 -- -- -- -- ns ns ns ns ns ns ns ns ns
Unit
CD1 setup Time to RCLK1 rising edge
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1. Also applies to CD and CTS hold time when they are used as an external sync signal.
Table 12-23 provides the NMSI internal clock timing.
Table 12-23. NMSI Internal Clock Timing
All Frequencies Num 100 102 103 104 105 106 107 108
1 2
Characteristic Min RCLK1 and TCLK1 frequency 1 RCLK1 and TCLK1 rise/fall time TXD1 active delay (from TCLK1 falling edge) RTS1 active/inactive delay (from TCLK1 falling edge) CTS1 setup time to TCLK1 rising edge RXD1 setup time to RCLK1 rising edge RXD1 hold time from RCLK1 rising edge 2 0.00 -- 0.00 0.00 40.00 40.00 0.00 40.00 Max SYNCCLK/3 -- 30.00 30.00 -- -- -- --
Unit MHz ns ns ns ns ns ns ns
CD1 setup time to RCLK1 rising edge
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1. Also applies to CD and CTS hold time when they are used as an external sync signals.
Figure 12-58 through Figure 12-60 show the NMSI timings.
61
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
SCC in NMSI Mode Electrical Specifications
RCLK1 102 106 RxD1 (Input) 107 108 CD1 (Input) 102 101 100
107 CD1 (SYNC Input)
Figure 12-58. SCC NMSI Receive Timing Diagram
TCLK1 102 102 101 100 TxD1 (Output) 103 105 RTS1 (Output) 104 104
CTS1 (Input)
107 CTS1 (SYNC Input)
Figure 12-59. SCC NMSI Transmit Timing Diagram
62
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Ethernet Electrical Specifications
TCLK1 102 102 101 100 TxD1 (Output) 103
RTS1 (Output) 104 105 CTS1 (Echo Input) 107 104
Figure 12-60. HDLC Bus Timing Diagram
12.8 Ethernet Electrical Specifications
Table 12-24 provides the Ethernet timings as shown in Figure 12-61 to Figure 12-65.
Table 12-24. Ethernet Timing
All Frequencies Num 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 CLSN width high RCLK1 rise/fall time RCLK1 width low RCLK1 clock period 1 Characteristic Min 40 -- 40 80 20 5 10 100 -- 40 99 - 6.5 10 10 -- 15 -- 120 -- -- -- -- 15 -- 101 50 50 50 50 Max ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Unit
RXD1 setup time RXD1 hold time RENA active delay (from RCLK1 rising edge of the last data bit) RENA width low TCLK1 rise/fall time TCLK1 width low TCLK1 clock period1
TXD1 active delay (from TCLK1 rising edge) TXD1 inactive delay (from TCLK1 rising edge) TENA active delay (from TCLK1 rising edge) TENA inactive delay (from TCLK1 rising edge)
63
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Ethernet Electrical Specifications
Table 12-24. Ethernet Timing (continued)
All Frequencies Num 135 136 137 138 139
1 2
Characteristic Min RSTRT active delay (from TCLK1 falling edge) RSTRT inactive delay (from TCLK1 falling edge) REJECT width low CLKO1 low to SDACK asserted 2 CLKO1 low to SDACK negated
2
Unit Max 50 50 -- 20 20 ns ns CLK ns ns 10 10 1 -- --
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1. SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.
CLSN(CTS1) (Input) 120
Figure 12-61. Ethernet Collision Timing Diagram
RCLK1 121 124 RxD1 (Input) 125 126 127 RENA(CD1) (Input) 121 123 Last Bit
Figure 12-62. Ethernet Receive Timing Diagram
64
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Ethernet Electrical Specifications
TCLK1 128 131 TxD1 (Output) 132 133 TENA(RTS1) (Input) 134 128 121 129
RENA(CD1) (Input) (NOTE 2)
NOTES: 1. Transmit clock invert (TCI) bit in GSMR is set. 2. If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission.
Figure 12-63. Ethernet Transmit Timing Diagram
RCLK1
RxD1 (Input)
0
1 Start Frame Delimiter
1
BIT1
BIT2 136
125 RSTRT (Output)
Figure 12-64. CAM Interface Receive Start Timing Diagram
REJECT 137
Figure 12-65. CAM Interface REJECT Timing Diagram
65
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
SMC Transparent AC Electrical Specifications
12.9 SMC Transparent AC Electrical Specifications
Table 12-25 provides the SMC transparent timings as shown in Figure 12-66.
Table 12-25. SMC Transparent Timing
All Frequencies Num 150 151 151A 152 153 154 155
1
Characteristic Min SMCLK clock period 1 SMCLK width low SMCLK width high SMCLK rise/fall time SMTXD active delay (from SMCLK falling edge) SMRXD/SMSYNC setup time RXD1/SMSYNC hold time 100 50 50 -- 10 20 5 Max -- -- -- 15 50 -- --
Unit ns ns ns ns ns ns ns
SyncCLK must be at least twice as fast as SMCLK.
SMCLK 152 152 151 151A 150 SMTXD (Output) 154 155 SMSYNC 154 155 SMRXD (Input)
NOTE: 1. This delay is equal to an integer number of character-length clocks.
NOTE 1 153
Figure 12-66. SMC Transparent Timing Diagram
12.10SPI Master AC Electrical Specifications
Table 12-26 provides the SPI master timings as shown in Figure 12-67 and Figure 12-68.
66
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
SPI Master AC Electrical Specifications
Table 12-26. SPI Master Timing
All Frequencies Num 160 161 162 163 164 165 166 167 MASTER cycle time MASTER clock (SCK) high or low time MASTER data setup time (inputs) Master data hold time (inputs) Master data valid (after SCK edge) Master data hold time (outputs) Rise time output Fall time output Characteristic Min 4 2 50 0 -- 0 -- -- Max 1024 512 -- -- 20 -- 15 15 tcyc tcyc ns ns ns ns ns ns Unit
SPICLK (CI=0) (Output) 161 161 SPICLK (CI=1) (Output) 163 162 SPIMISO (Input) msb Data 165 167 SPIMOSI (Output) msb Data lsb 166 lsb 164 166 msb msb 167 167 160 166
Figure 12-67. SPI Master (CP = 0) Timing Diagram
67
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
SPI Slave AC Electrical Specifications
SPICLK (CI=0) (Output) 161 161 SPICLK (CI=1) (Output) 163 162 SPIMISO (Input) msb 166 Data 165 167 SPIMOSI (Output) msb Data lsb lsb 164 166 msb msb 167 167 160 166
Figure 12-68. SPI Master (CP = 1) Timing Diagram
12.11SPI Slave AC Electrical Specifications
Table 12-27 provides the SPI slave timings as shown in Figure 12-69 and Figure 12-70.
Table 12-27. SPI Slave Timing
All Frequencies Num 170 171 172 173 174 175 176 177 Slave cycle time Slave enable lead time Slave enable lag time Slave clock (SPICLK) high or low time Slave sequential transfer delay (does not require deselect) Slave data setup time (inputs) Slave data hold time (inputs) Slave access time Characteristic Min 2 15 15 1 1 20 20 -- Max -- -- -- -- -- -- -- 50 tcyc ns ns tcyc tcyc ns ns ns Unit
68
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
SPI Slave AC Electrical Specifications
SPISEL (Input) 172 174 SPICLK (CI=0) (Input) 173 173 SPICLK (CI=1) (Input) 177 180 SPIMISO (Output) msb 175 176 SPIMOSI (Input) msb Data Data 179 181 182 lsb msb lsb 181 182 178 Undef msb 182 170 181 171
Figure 12-69. SPI Slave (CP = 0) Timing Diagram
SPISEL (Input) 172 171 SPICLK (CI=0) (Input) 173 173 SPICLK (CI=1) (Input) 177 180 SPIMISO (Output) Undef 175 176 SPIMOSI (Input) msb msb 179 181 182 Data lsb msb Data lsb 182 178 msb 182 181 181 170 174
Figure 12-70. SPI Slave (CP = 1) Timing Diagram
69 MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE MOTOROLA
I2C AC Electrical Specifications
12.12I2C AC Electrical Specifications
Table 12-28 provides the I2C (SCL < 100 KHz) timings.
Table 12-28. I2C Timing (SCL < 100 KHZ)
All Frequencies Num 200 200 202 203 204 205 206 207 208 209 210 211
1
Characteristic Min SCL clock frequency (slave) SCL clock frequency (master) 1 0 1.5 4.7 4.7 4.0 4.7 4.0 0 250 -- -- 4.7 Max 100 100 -- -- -- -- -- -- -- 1 300 --
Unit KHz KHz s s s s s s ns s ns s
Bus free time between transmissions Low period of SCL High period of SCL Start condition setup time Start condition hold time Data hold time Data setup time SDL/SCL rise time SDL/SCL fall time Stop condition setup time
SCL frequency is given by SCL = BRGCLK_frequency / ((BRG register + 3) * pre_scaler * 2). The ratio SyncClk/(BRGCLK/pre_scaler) must be greater or equal to 4/1.
Table 12-29 provides the I2C (SCL > 100 KHz) timings.
Table 12-29. I2C Timing (SCL > 100 KHZ)
All Frequencies Num 200 200 202 203 204 205 206 207 208 209 210 211 Characteristic SCL clock frequency (slave) SCL clock frequency (master) 1 Expression Min fSCL fSCL -- -- -- -- -- -- -- -- -- -- 0 BRGCLK/16512 1/(2.2 * fSCL) 1/(2.2 * fSCL) 1/(2.2 * fSCL) 1/(2.2 * fSCL) 1/(2.2 * fSCL) 0 1/(40 * fSCL) -- -- 1/2(2.2 * fSCL) Max BRGCLK/48 BRGCLK/48 -- -- -- -- -- -- -- 1/(10 * fSCL) 1/(33 * fSCL) -- Hz Hz s s s s s s s s s s Unit
Bus free time between transmissions Low period of SCL High period of SCL Start condition setup time Start condition hold time Data hold time Data setup time SDL/SCL rise time SDL/SCL fall time Stop condition setup time
70
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
I2C AC Electrical Specifications
1
SCL frequency is given by SCL = BrgClk_frequency / ((BRG register + 3) * pre_scaler * 2). The ratio SyncClk/(Brg_Clk/pre_scaler) must be greater or equal to 4/1.
Figure 12-71 shows the I2C bus timing.
SDA 202 205 SCL 206 209 210 211 203 207 204 208
Figure 12-71. I2C Bus Timing Diagram
Part XIII UTOPIA AC Electrical Specifications
Table 13-30, Table 13-31, and Table 13-32, shows the AC electrical specifications for the UTOPIA interface.
Table 13-30. UTOPIA Master (Muxed Mode) Electrical Specifications
Num U1 Signal Characteristic UtpClk rise/fall time (Internal clock option) Duty cycle Frequency U2 U3 U4 UTPB, SOC, RxEnb, TxEnb, RxAddr, and TxAddr active delay (and PHREQ and PHSEL active delay in MPHY mode) UTPB, SOC, Rxclav and Txclav setup time UTPB, SOC, Rxclav and Txclav hold time Output Input Input 2ns 4ns 1ns Direction Output 50 Min Max 4ns 50 33 16ns Unit ns % Mhz ns ns ns
71
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
I2C AC Electrical Specifications
Table 13-31. UTOPIA Master (Split Bus Mode) Electrical Specifications
Num U1 Signal Characteristic UtpClk rise/fall time (Internal clock option) Duty cycle Frequency U2 U3 U4 UTPB, SOC, RxEnb, TxEnb, RxAddr and TxAddr active delay (PHREQ and PHSEL active delay in MPHY mode) UTPB_Aux, SOC_Aux, Rxclav and Txclav setup time UTPB_Aux, SOC_Aux, Rxclav and Txclav hold time Output Input Input 2ns 4ns 1ns Direction Output 50 Min Max 4ns 50 33 16ns Unit ns % Mhz ns ns ns
Table 13-32. UTOPIA Slave (Split Bus Mode) Electrical Specifications
Num U1 Signal Characteristic UtpClk rise/fall time (external clock option) Duty cycle Frequency U2 U3 U4 UTPB, SOC, Rxclav and Txclav active delay UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr setup time UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr hold time Output Input Input 2ns 4ns 1ns Direction Input 40 Min Max 4ns 60 33 16ns Unit ns % Mhz ns ns ns
Figure 13-72 shows signal timings during UTOPIA receive operations.
72
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
I2C AC Electrical Specifications
U1 UtpClk U2 PHREQn U3 3 RxClav HighZ at MPHY U2 2 U4 4
U1
HighZ at MPHY
RxEnb UTPB SOC
U3 3
U4 4
Figure 13-72. UTOPIA Receive Timing
Figure 13-73 shows signal timings during UTOPIA transmit operations.
U1 1 UtpClk U2 5 PHSELn U3 3 TxClav HighZ at MPHY TxEnb UTPB SOC U2 2 HighZ at MPHY U4 4 U1
U2 5
Figure 13-73. UTOPIA Transmit Timing
Part XIV FEC Electrical Characteristics
This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V.
73
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
MII Receive Signal Timing (MII_RXD[3:0], MII_RX_DV, MII_RX_ER, MII_RX_CLK)
14.1 MII Receive Signal Timing (MII_RXD[3:0], MII_RX_DV, MII_RX_ER, MII_RX_CLK)
The receiver functions correctly up to a MII_RX_CLK maximum frequency of 25MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII_RX_CLK frequency - 1%. Table 14-33 provides information on the MII receive signal timing.
Table 14-33. MII Receive Signal Timing
Num M1 M2 M3 M4 Characteristic MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold MII_RX_CLK pulse width high MII_RX_CLK pulse width low 5 5 35% 35% Min Max -- -- 65% 65% ns ns MII_RX_CLK period MII_RX_CLK period Unit
Figure 14-74 shows MII receive signal timing.
M3
MII_RX_CLK (input) M4 MII_RXD[3:0] (inputs) MII_RX_DV MII_RX_ER M1
M2
Figure 14-74. MII Receive Signal Timing Diagram
14.2 MII Transmit Signal Timing (MII_TXD[3:0], MII_TX_EN, MII_TX_ER, MII_TX_CLK)
The transmitter functions correctly up to a MII_TX_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII_TX_CLK frequency - 1%. Table 14-34 provides information on the MII transmit signal timing,.
74
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
MII Async Inputs Signal Timing (MII_CRS, MII_COL)
Table 14-34. MII Transmit Signal Timing
Num M5 M6 M7 M8 Characteristic MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid 5 MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid MII_TX_CLK pulse width high MII_TX_CLK pulse width low -- 35% 35% Min -- 25 65% 65% MII_TX_CLK period MII_TX_CLK period Max ns Unit
Figure 14-75 shows the MII transmit signal timing diagram.
M7
MII_TX_CLK (input) M5 M8 MII_TXD[3:0] (outputs) MII_TX_EN MII_TX_ER
M6
Figure 14-75. MII Transmit Signal Timing Diagram
14.3 MII Async Inputs Signal Timing (MII_CRS, MII_COL)
Table 14-35 provides information on the MII async inputs signal timing.
Table 14-35. MII Async Inputs Signal Timing
Num M9 Characteristic MII_CRS, MII_COL minimum pulse width Min 1.5 Max -- Unit MII_TX_CLK period
Figure 14-76 shows the MII asynchronous inputs signal timing diagram.
MII_CRS, MII_COL
M9
Figure 14-76. MII Async Inputs Timing Diagram
75
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
MII Serial Management Channel Timing (MII_MDIO, MII_MDC)
14.4 MII Serial Management Channel Timing (MII_MDIO, MII_MDC)
Table 14-36 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.
Table 14-36. MII Serial Management Channel Timing
Num M10 M11 M12 M13 M14 M15 Characteristic MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) MII_MDC falling edge to MII_MDIO output valid (max prop delay) MII_MDIO (input) to MII_MDC rising edge setup MII_MDIO (input) to MII_MDC rising edge hold MII_MDC pulse width high MII_MDC pulse width low 0 -- 10 0 40% 40% Min Max -- 25 -- -- 60% 60% ns ns ns ns MII_MDC period MII_MDC period Unit
Figure 14-77 shows the MII serial management channel timing diagram.
M14
MM15 MII_MDC (output) M10
MII_MDIO (output)
M11
MII_MDIO (input)
M12
M13
Figure 14-77. MII Serial Management Channel Timing Diagram
76
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Part XV Mechanical Data and Ordering Information
Table 15-37 provides information on the MPC866/859T/859DSL derivative devices.
Table 15-37. MPC866/859T/859DSL Derivatives
Device MPC866T MPC866P MPC859T Number of SCCs 1 Four Four Ethernet Support 10/100 Mbps 10/100 Mbps Multi-Channel HDLC Support Yes Yes Yes No Cache Size ATM Support Instruction Yes Yes Yes Up to 4 addresses 4 Kbyte 16 Kbyte 4 Kbyte 4 Kbyte Data 4 Kbyte 8 Kbyte 4 Kbyte 4 Kbyte
One (SCC1) 10/100 Mbps
MPC859DSL One (SCC1) 10/100 Mbps
1
Serial communications controller (SCC)
Table 15-38 identifies the packages and operating frequencies orderable for the MPC866/859T/859DSL derivative devices.
Table 15-38. MPC866/859T/859DSL Package/Frequency Orderable
Package Type Plastic ball grid array (ZP suffix) Temperature (Tj) 0C to 95C Frequency (MHz) 50 66 100 Order Number MPC859DSLZP50 MPC859DSLZP66 MPC866PZP100 MPC866TZP100 MPC859TZP100 MPC866PZP133 MPC866TZP133 MPC859TZP133 TBD
133
Plastic ball grid array (CZP suffix)
1
-40C to 100C
TBD 1
Additional extended temperature devices can be made available at 50MHz, 66MHz, 80MHz and100MHz
.
15.1 Pin Assignments
Figure 15-78 shows the top view pinout of the PBGA package. For additional information, see the MPC866 PowerQUICC Family User s Manual.
77
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
NOTE: This is the top view of the device.
W PD10 PD8 PD3 IRQ7 D0 D4 D1 D2 D3 D5 VDDL D6 D7 D29 DP2 CLKOUT IPA3 V PD14 PD13 PD9 PD6 M_Tx_EN IRQ0 D13 D27 D10 D14 D18 D20 D24 D28 DP1 DP3 DP0 N/C VSSSYN1 U PA0 PA1 PB14 PD15 PC5 PC4 PD4 PD11 PD5 PD7 IRQ1 D8 D23 D17 D11 D9 D16 D15 D19 D22 D21 D25 D26 D31 D30 IPA6 IPA5 IPA0 IPA4 IPA1 IPA2 IPA7 N/C VSSSYN T VDDH D12 VDDH N/C VDDSYN R PC6 PA2 PB15 PD12 VDDH WAIT_B WAIT_A PORESET VDDL P PA4 PB17 PA3 VDDL GND GND VDDL RSTCONF SRESET XTAL N PB19 PA5 PB18 PB16
HRESET TEXP EXTCLK EXTAL
M PA7 PC8 PA6 PC7
MODCK2 BADDR28 BADDR29 VDDL
L PB22 PC9 PA8 PB20 OP0 AS OP1 MODCK1 K PC10 PA9 PB23 PB21 GND BADDR30 IPB6 ALEA IRQ4 J PC11 PB24 PA10 PB25 IPB5 IPB1 IPB2 ALEB H VDDL M_MDIO TDI TCK M_COL IRQ2 IPB0 IPB7 G TRST TMS TDO PA11 GND VDDH GND VDDH BR IRQ6 IPB4 IPB3 F PB26 PC12 PA12 VDDL VDDL TS IRQ3 BURST E PB27 PC13 PA13 PB29 CS3 BI BG BB D PB28 PC14 PA14 PC15 A8 N/C N/C A15 A19 A25 A18 BSA0 GPLA0 N/C CS6 CS2 GPLA5 BDIP TEA C PB30 PA15 PB31 A3 A9 A12 A16 A20 A24 A26 TSIZ1 BSA1 WE0 GPLA1 GPLA3 CS7 CS0 TA GPLA4 B A0 A1 A4 A6 A10 A13 A17 A21 A23 A22 TSIZ0 BSA3 M_CRS WE2 GPLA2 CS5 CE1A WR GPLB4 A A2 19 18 A5 17 A7 16 A11 15 A14 14 A27 13 A29 12 A30 11 A28 10 A31 9 VDDL BSA2 8 7 WE1 6 WE3 5 CS4 4 CE2A 3 CS1 2 1
Figure 15-78. Pinout of the PBGA Package
Table 15-39 contains a list of the MPC866 input and output signals and shows multiplexing and pin assignments.
78
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments
Name A[0:31] Pin Number B19, B18, A18, C16, B17, A17, B16, A16, D15, C15, B15, A15, C14, B14, A14, D12, C13, B13, D9, D11, C12, B12, B10, B11, C11, D10, C10, A13, A10, A12, A11, A9 B9 C9 B2 F1 D2 F3 C2 D1 E3 H3 K1 Type Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Output Bidirectional Active Pull-up Bidirectional Active Pull-up Open-drain Bidirectional Active Pull-up Bidirectional Three-state Bidirectional Three-state
TSIZ0 REG TSIZ1 RD/WR BURST BDIP GPL_B5 TS TA TEA BI IRQ2 RSV IRQ4 KR RETRY SPKROUT CR IRQ3 D[0:31]
F2 W14, W12, W11, W10, W13, W9, W7, W6, U13, T11, V11, U11, T13, V13, V10, T10, U10, T12, V9, U9, V8, U8, T9, U12, V7, T8, U7, V12, V6, W5, U6, T7 V3 V5 W4 V4 G4 E2 E1
Input Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Bidirectional Three-state Bidirectional Bidirectional Bidirectional Active Pull-up
DP0 IRQ3 DP1 IRQ4 DP2 IRQ5 DP3 IRQ6 BR BG BB
79
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name FRZ IRQ6 IRQ0 IRQ1 M_TX_CLK IRQ7 CS[0:5] CS6 CE1_B CS7 CE2_B WE0 BS_B0 IORD WE1 BS_B1 IOWR WE2 BS_B2 PCOE WE3 BS_B3 PCWE BS_A[0:3] GPL_A0 GPL_B0 OE GPL_A1 GPL_B1 GPL_A[2:3] GPL_B[2:3] CS[2-3] UPWAITA GPL_A4 UPWAITB GPL_B4 GPL_A5 PORESET RSTCONF HRESET SRESET XTAL G3 V14 U14 W15 C3, A2, D4, E4, A4, B4 D5 C4 C7 Pin Number Type Bidirectional Input Input Input Output Output Output Output
A6
Output
B6
Output
A5
Output
D8, C8, A7, B8 D7 C6
Output Output Output
B5, C5
Output
C1 B1 D3 R2 P3 N4 P2 P1
Bidirectional Bidirectional Output Input Input Open-drain Open-drain Analog Output
80
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name EXTAL CLKOUT EXTCLK TEXP ALE_A MII-TXD1 CE1_A MII-TXD2 CE2_A MII-TXD3 WAIT_A SOC_Split2 WAIT_B IP_A0 UTPB_Split02 MII-RXD3 IP_A1 UTPB_Split12 MII-RXD2 IP_A2 IOIS16_A UTPB_Split22 MII-RXD1 IP_A3 UTPB_Split32 MII-RXD0 IP_A4 UTPB_Split42 MII-RXCLK IP_A5 UTPB_Split52 MII-RXERR IP_A6 UTPB_Split62 MII-TXERR IP_A7 UTPB_Split72 MII-RXDV ALE_B DSCK/AT1 IP_B[0:1] IWP[0:1] VFLS[0:1] N1 W3 N2 N3 K2 B3 A3 R3 R4 T5 Pin Number Type Analog Input (3.3V only) Output Input (3.3V only) Output Output Output Output Input Input Input
T4
Input
U3
Input
W2
Input
U4
Input
U5
Input
T6
Input
T3
Input
J1 H2, J3
Bidirectional Three-state Bidirectional
81
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name IP_B2 IOIS16_B AT2 IP_B3 IWP2 VF2 IP_B4 LWP0 VF0 IP_B5 LWP1 VF1 IP_B6 DSDI AT0 IP_B7 PTR AT3 OP0 MII-TXD0 UtpClk_Split2 OP1 OP2 MODCK1 STS OP3 MODCK2 DSDO BADDR30 REG BADDR[28:29] AS PA15 RXD1 RXD4 PA14 TXD1 TXD4 PA13 RXD2 PA12 TXD2 PA11 L1TXDB RXD3 J2 Pin Number Type Bidirectional Three-state Bidirectional
G1
G2
Bidirectional
J4
Bidirectional
K3
Bidirectional Three-state Bidirectional Three-state Bidirectional
H1
L4
L2 L1
Output Bidirectional
M4
Bidirectional
K4 M3, M2 L3 C18
Output Output Input Bidirectional
D17
Bidirectional (Optional: Open-drain) Bidirectional Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain)
E17 F17 G16
82
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name PA10 L1RXDB TXD3 PA9 L1TXDA RXD4 PA8 L1RXDA TXD4 PA7 CLK1 L1RCLKA BRGO1 TIN1 PA6 CLK2 TOUT1 PA5 CLK3 L1TCLKA BRGO2 TIN2 PA4 CLK4 TOUT2 PA3 CLK5 BRGO3 TIN3 PA2 CLK6 TOUT3 L1RCLKB PA1 CLK7 BRGO4 TIN4 PA0 CLK8 TOUT4 L1TCLKB PB31 SPISEL REJECT1 PB30 SPICLK RSTRT2 L17 Bidirectional (Optional: Open-drain) Bidirectional J17 Pin Number Type Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain)
K18
M19
M17
Bidirectional
N18
Bidirectional
P19
Bidirectional
P17
Bidirectional
R18
Bidirectional
T19
Bidirectional
U19
Bidirectional
C17
Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain)
C19
83
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name PB29 SPIMOSI PB28 SPIMISO BRGO4 PB27 I2CSDA BRGO1 PB26 I2CSCL BRGO2 PB25 RXADDR32 SMTXD1 PB24 TXADDR32 SMRXD1 PB23 TXADDR22 SDACK1 SMSYN1 PB22 TXADDR42 SDACK2 SMSYN2 PB21 SMTXD2 L1CLKOB PHSEL1 1 TXADDR1 2 PB20 SMRXD2 L1CLKOA PHSEL01 TXADDR02 PB19 RTS1 L1ST1 PB18 RXADDR42 RTS2 L1ST2 PB17 L1RQb L1ST3 RTS3 PHREQ11 RXADDR12 E16 D19 Pin Number Type Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain)
E19
F19
J16
J18
K17
L19
Bidirectional (Optional: Open-drain)
K16
Bidirectional (Optional: Open-drain)
L16
Bidirectional (Optional: Open-drain)
N19
Bidirectional (Optional: Open-drain) Bidirectional (Optional: Open-drain)
N17
P18
Bidirectional (Optional: Open-drain)
84
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name PB16 L1RQa L1ST4 RTS4 PHREQ01 RXADDR02 PB15 BRGO3 TxClav PB14 RXADDR22 RSTRT1 PC15 DREQ0 RTS1 L1ST1 RxClav PC14 DREQ1 RTS2 L1ST2 PC13 L1RQb L1ST3 RTS3 PC12 L1RQa L1ST4 RTS4 PC11 CTS1 PC10 CD1 TGATE1 PC9 CTS2 PC8 CD2 TGATE2 PC7 CTS3 L1TSYNCB SDACK2 PC6 CD3 L1RSYNCB N16 Pin Number Type Bidirectional (Optional: Open-drain)
R17
Bidirectional
U18
Bidirectional
D16
Bidirectional
D18
Bidirectional
E18
Bidirectional
F18
Bidirectional
J19 K19
Bidirectional Bidirectional
L18 M18
Bidirectional Bidirectional
M16
Bidirectional
R19
Bidirectional
85
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name PC5 CTS4 L1TSYNCA SDACK1 PC4 CD4 L1RSYNCA PD15 L1TSYNCA MII-RXD3 UTPB0 PD14 L1RSYNCA MII-RXD2 UTPB1 PD13 L1TSYNCB MII-RXD1 UTPB2 PD12 L1RSYNCB MII-MDC UTPB3 PD11 RXD3 MII-TXERR RXENB PD10 TXD3 MII-RXD0 TXENB PD9 RXD4 MII-TXD0 UTPCLK PD8 TXD4 MII-MDC MII-RXCLK PD7 RTS3 MII-RXERR UTPB4 PD6 RTS4 MII-RXDV UTPB5 T18 Pin Number Type Bidirectional
T17
Bidirectional
U17
Bidirectional
V19
Bidirectional
V18
Bidirectional
R16
Bidirectional
T16
Bidirectional
W18
Bidirectional
V17
Bidirectional
W17
Bidirectional
T15
Bidirectional
V16
Bidirectional
86
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Pin Assignments
Table 15-39. Pin Assignments (continued)
Name PD5 REJECT2 MII-TXD3 UTPB6 PD4 REJECT3 MII-TXD2 UTPB7 PD3 REJECT4 MII-TXD1 SOC TMS TDI DSDI TCK DSCK TRST TDO DSDO MII_CRS MII_MDIO MII_TXEN MII_COL VSSSYN1 VSSSYN VDDSYN GND U15 Pin Number Type Bidirectional
U16
Bidirectional
W16
Bidirectional
G18 H17 H16 G19 G17 B7 H18 V15 H4 V1 U1 T1 F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10, G11, G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14, J6, J7, J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11, K12, K13, K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7, M8, M9, M10, M11, M12, M13, M14, N6, N7, N8, N9, N10, N11, N12, N13, N14, P6, P7, P8, P9, P10, P11, P12, P13, P14 A8, M1, W8, H19, F4, F16, P4, P16, R1 E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5, G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5, P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14 D6, D13, D14, U2, V2, T2
Input Input Input Input Output Input Bidirectional Output Input PLL analog VDD and GND Power Power Power
VDDL VDDH
Power Power
N/C
1 2
No-connect
Classic SAR mode only ESAR mode only
87
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Mechanical Dimensions of the PBGA Package
15.2 Mechanical Dimensions of the PBGA Package
For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to Plastic Ball Grid Array Application Note (order number: AN1231/D) available from your local Motorola sales office. Figure 15-79 shows the mechanical dimensions of the PBGA package.
Figure 15-79. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package
88
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Mechanical Dimensions of the PBGA Package
Part XVI Document Revision History
Table 16-40 lists significant changes between revisions of this document.
Table 16-40. Document Revision History
Revision 0 1 Date 5/2002 Initial revision 11/2002 Added the 5V Tolerant Pins, new package dimensions, and other changes Substantive Changes
MOTOROLA
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
89
Mechanical Dimensions of the PBGA Package
90
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
Mechanical Dimensions of the PBGA Package
91
MPC866/859T/859DSL Hardware Specifications PRELIMINARY--SUBJECT TO CHANGE WITHOUT NOTICE
MOTOROLA
HOW TO REACH US: USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447 JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 TECHNICAL INFORMATION CENTER: 1-800-521-6274 HOME PAGE: http://www.motorola.com/semiconductors DOCUMENT COMMENTS: FAX (512) 933-2625 Attn: RISC Applications Engineering
Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.
Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. (c) Motorola, Inc. 2002
MPC866EC/D


▲Up To Search▲   

 
Price & Availability of MPC859TMPC859DSL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X